• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. Methodology of virtual testing of trimmable analog circuits
 
  • Details
  • Full
Options
2010
Conference Paper
Title

Methodology of virtual testing of trimmable analog circuits

Abstract
This paper presents a design for test (DFT) methodology focused on high precision analog circuits using trimming methodology. A simulation technique called trimming analysis was derived from the production test process and is used for simulation-based verification of the circuit performances including trimming network and trimming algorithm. The virtual trimming by joint simulation of the test procedure and circuit allows to improve all parts and to maximize yield. The application of the analysis is shown for two different examples.
Author(s)
Sobe, U.
ZMD Dresden
Böhme, E.
ZMD Dresden
Rooch, K.-H.
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Mainwork
IEEE 16th International Mixed-Signals, Sensors and Systems Test Workshop, IMS3TW 2010  
Conference
International Mixed-Signals, Sensors and Systems Test Workshop (IMS3TW) 2010  
File(s)
Download (275.47 KB)
Rights
Use according to copyright law
DOI
10.24406/publica-r-366593
10.1109/IMS3TW.2010.5503010
Language
English
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Keyword(s)
  • virtual testing

  • precision analog circuits

  • reference blocks

  • trimming analysis

  • verification

  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024