• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. IIP generators to ease analog IC design
 
  • Details
  • Full
Options
2018
Poster
Title

IIP generators to ease analog IC design

Title Supplement
Poster presented at Design, Automation & Test in Europe, DATE 2018, 19 - 23 March 2018, Dresden, Germany
Abstract
Semiconductor technology has shown significant progress over the last decades. Digital EDA (electronic design automation) allowed that this progress could be converted to high-performance digital ICs. Analog components are part of Systems-on-Chip (SoC) too, but analog EDA lags far behind. Therefore, a lot of effort was spent to automate analog IC design. Mayor results are constraint-based layout-aware optimization tools using predefined layout templates or pure automation as well as analog generators containing expert knowledge. While optimization is a holistic top-down approach, generators allow parameterized and fast bottom-up generation of critical schematic and layout parts, pre-planned by experienced designers. With IIP Generators, we follow three use cases to ease analog design: 1) design on higher hierarchy levels, 2) development of hierarchical high-level IIPs, and 3) automated design porting due to highly technology-independent blocks down to 22nm.
Author(s)
Prautsch, Benjamin  orcid-logo
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Eichler, Uwe  orcid-logo
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Reich, Torsten  
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Project(s)
Things2Do
PRIME
Funder
Bundesministerium für Bildung und Forschung BMBF (Deutschland)  
Bundesministerium für Bildung und Forschung BMBF (Deutschland)  
Conference
Design, Automation & Test in Europe Conference (DATE) 2018  
File(s)
Download (1.44 MB)
Rights
Use according to copyright law
DOI
10.24406/publica-fhg-400202
Language
English
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Keyword(s)
  • IntelligentIP

  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024