• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Scopus
  4. Evaluating an Open-Source Hardware Approach from HDL to GDS for a Security Chip Design - a Review of the Final Stage of Project HEP
 
  • Details
  • Full
Options
2024
Conference Paper
Title

Evaluating an Open-Source Hardware Approach from HDL to GDS for a Security Chip Design - a Review of the Final Stage of Project HEP

Abstract
The project 'Hardening the value chain through open-source, trustworthy EDA tools and processors (HEP)' uses open-source, free components and tools for the production of a prototypical security chip. A design flow using only free and open tools from the abstract description in SpinalHDL via OpenROAD down to the GDS-file for tape-out has been established, and first ASICs produced at IHP. The prototypical hardware security module (HSM) produced in this way provides, among other things, a processor based on VexRiscv, a cryptographic accelerator and masking of cryptographic keys. The open development tools used in the process were integrated into a common environment and expanded to include missing functionality. Subsequently, the whole tool chain and its peripherals are wrapped into a new Nyx container. The easy accessibility of the used process significantly reduces the learning curve for chip design. Additionally, we provide tools for formal verification and masking against side-channel attacks in our design flow. Interest in the results of project HEP has been shown in publications in which industrial partners participated, such as Elektrobit, Hensoldt Cyber, IAV, Secure-IC and Swissbit Germany.
Author(s)
Henkes, Tim
Fachhochschule Wiesbaden
Reith, Steffen
Fachhochschule Wiesbaden
Stöttinger, Marc
Fachhochschule Wiesbaden
Herfurth, Norbert
Institut fur innovative Mikroelektronik (IHP)
Panić, Goran
Institut fur innovative Mikroelektronik (IHP)
Wälde, Julian
Fraunhofer-Institut für Sichere Informationstechnologie SIT  
Buschkowski, Fabian
Ruhr-Universitat Bochum
Sasdrich, Pascal
Ruhr-Universitat Bochum
Lüth, Christoph
German Research Center for Artificial Intelligence (DFKI)
Funck, Milan
German Research Center for Artificial Intelligence (DFKI)
Kiyan, Tuba
Technische Universität Berlin
Weber, Arnd
Boeck, Detlef
Elektrobit Automotive GmbH
Rathfelder, Rene
IAV GmbH Ingenieurgesellschaft Auto und Verkehr
Grawunder, Torsten
Swissbit Germany AG
Mainwork
Proceedings Design Automation and Test in Europe Date
Funder
Bundesministerium für Bildung und Forschung  
Conference
2024 Design, Automation and Test in Europe Conference and Exhibition, DATE 2024
Language
English
Fraunhofer-Institut für Sichere Informationstechnologie SIT  
Keyword(s)
  • formal verification

  • hardware

  • HSM

  • open EDA

  • open-source

  • PDK

  • RISC-V

  • security

  • side-channel

  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024