• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Scopus
  4. SmartSiC™ 150 & 200mm engineered substrate: increasing SiC power device current density up to 30%
 
  • Details
  • Full
Options
2024
Conference Paper
Title

SmartSiC™ 150 & 200mm engineered substrate: increasing SiC power device current density up to 30%

Abstract
The Smart Cut<sup>™</sup> technology enables the integration of high quality SiC layer transfer for device yield optimization, combined with a low resistivity handle wafer (below 5mOhm.cm) to lower device conduction and/or switching losses both for 150mm and 200mm wafers diameter. Based on material characterisation, we anticipate a benefit of up to 15% or 30% in terms of R<inf>DSon</inf> for state of the art 1200V SiC MOSFET and JFET. 1200V SiC diodes and MOSFETs have been fabricated by Fraunhofer IISB. 1200V diodes (JBS and MPS) with voltage drop improvement by 12% at rated current have been demonstrated.
Author(s)
Guiot, Eric
Soitec S.A.
Allibert, Frédéric
Soitec S.A.
Leib, Jürgen  
Fraunhofer-Institut für Integrierte Systeme und Bauelementetechnologie IISB  
Becker, Tom  
Fraunhofer-Institut für Integrierte Systeme und Bauelementetechnologie IISB  
Rusch, Oleg  
Fraunhofer-Institut für Integrierte Systeme und Bauelementetechnologie IISB  
Drouin, Alexis
Soitec S.A.
Schwarzenbach, Walter
Soitec S.A.
Mainwork
Pcim Europe Conference Proceedings
Funder
Horizon 2020 Framework Programme
Conference
2024 International Exhibition and Conference for Power Electronics, Intelligent Motion, Renewable Energy and Energy Management, PCIM Europe 2024
DOI
10.30420/566262218
Language
English
Fraunhofer-Institut für Integrierte Systeme und Bauelementetechnologie IISB  
  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024