Options
2021
Conference Paper
Title
A 0.8-V, 2.88-GHz Double-Tail Latched Comparator in 22-nm FDSOI CMOS Technology
Abstract
In this work we propose a variant of double-tail latched comparator, designed in 22 nm FDSOI (fully depleted silicon on insulator), operating at 2.88 GHz with supply voltage 0.8 V and achieving input referred offset and rms noise of 2.38 mV (1σ) and 33 μV, respectively in post-layout simulations. By modifying the timing control of the conventional double-tail comparator, the gain of the pre-amplifier is increased, thereby enhancing the speed, noise and offset parameters of the comparator.
Author(s)
Mainwork
2021 IEEE Nordic Circuits and Systems Conference Norcas 2021 Proceedings
Conference
7th IEEE Nordic Circuits and Systems Conference, NORCAS 2021