• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Scopus
  4. RISC-V based SoC with integrated switched-capacitor PUF in 180 nm
 
  • Details
  • Full
Options
2021
Conference Paper
Title

RISC-V based SoC with integrated switched-capacitor PUF in 180 nm

Abstract
The RISC-V Instruction Set Architecture (ISA) as an open standard is a good alternative to proprietary RISC architectures with high license costs which can be problematic for smaller companies. Physical Unclonable Functions (PUF) are a promising way to build secure key storage for authentication and encryption purposes. The paper describes a reference System-on-a-Chip (SoC) design for use with a wide variety of different sensor applications as well as different wired or wireless communication interfaces and an integrated PUF, controlled by a RISC-V processor.
Author(s)
Müller, Kai Uwe
Fraunhofer-Institut für Mikroelektronische Schaltungen und Systeme IMS  
Stanitzki, Alexander  
Fraunhofer-Institut für Mikroelektronische Schaltungen und Systeme IMS  
Fedtschenko, Tatjana  
Fraunhofer-Institut für Mikroelektronische Schaltungen und Systeme IMS  
Kokozinski, Rainer
Universität Duisburg-Essen
Mainwork
Mikrosystemtechnik Kongress 2021 Mikroelektronik Mikrosystemtechnik Und Ihre Anwendungen Innovative Produkte Fur Zukunftsfahige Markte Proceedings
Funder
Bundesministerium für Wirtschaft und Energie
Conference
MikroSystemTechnik Kongress 2021: Mikroelektronik, Mikrosystemtechnik und ihre Anwendungen - Innovative Produkte fur zukunftsfahige Markte - MikroSystemTechnik Congress 2021: Microelectronics, Microsystems Engineering and their Applications - Innovative Products for Future-Oriented Markets
Language
English
Fraunhofer-Institut für Mikroelektronische Schaltungen und Systeme IMS  
  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024