Options
2025
Conference Paper
Title
SmartSiC™ 150 & 200mm Engineered Substrate: Solving SiC Power Devices Bipolar Degradation
Abstract
The Smart Cut™ technology enables the integration of high quality SiC layer transfer for device yield optimization, combined with a low resistivity handle wafer (below 5mOhm.cm) to lower device conduction and/or switching losses both for 150mm and 200mm wafers diameter. Recently proton implantation has revealed its capability to block stacking fault expansion. We have evidenced through material characterization and electrical measurements of 1200 V PIN diodes that bipolar degradation can be mitigated above 1000 A/cm<sup>2.</sup> A strong robustness has been evidenced through UV induced stacking faults. Electrical results are showing no visible bipolar degradation after a 600sec-2250 A/cm<sup>2</sup> stress test, while the reference material is showing a ~500mV drift at the device rated current of 10A.
Author(s)
Mainwork
Cs Mantech 2025 2025 International Conference on Compound Semiconductor Manufacturing Technology
Funding(s)
Horizon 2020 Framework Programme
Conference
2025 International Conference on Compound Semiconductor Manufacturing Technology, CS MANTECH 2025