• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Scopus
  4. Achieving a Relative Bandwidth of 176% with a Single PLL at up to 12.5 GHz
 
  • Details
  • Full
Options
2022
Conference Paper
Title

Achieving a Relative Bandwidth of 176% with a Single PLL at up to 12.5 GHz

Abstract
This work presents a PLL architecture to achieve a relative bandwidth of >100% with a single PLL. To showcase the approach, a PLL generating frequencies inside the UWB is shown. The PLL utilizes the tuning range of two VCOs, while a single loop filter architecture generates both tuning voltages. To reduce implementation effort, the architecture can be simulated as a single, equivalent VCO. This equivalent VCO itself offers the maximum relative bandwidth of 200%. Additionally, it offers a more linear tuning curve than a single VCO. The maximum frequency of the PLL is 12.5 GHz, while its minimum frequency and hence relative bandwidth is only limited by the minimum divider value and reference frequency of the commercially available PLL.
Author(s)
Braun, Tobias T.
Schöpfel, Jan
Marquez M, Aldo J.
Pohl, Nils  
Fraunhofer-Institut für Hochfrequenzphysik und Radartechnik FHR  
Mainwork
52nd European Microwave Conference 2022  
Conference
European Microwave Conference 2022  
DOI
10.23919/EuMC54642.2022.9924377
Language
English
Fraunhofer-Institut für Hochfrequenzphysik und Radartechnik FHR  
Keyword(s)
  • Fractional N-synthesizer

  • frequency modulated continuous wave (FMCW)

  • frequency synthesis

  • SiGe bipolar integrated circuit (IC)

  • ultra-wideband

  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024