• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Artikel
  4. On the Interpolation from Transistor Figures of Merit to Compact Model Parameters
 
  • Details
  • Full
Options
2022
Journal Article
Title

On the Interpolation from Transistor Figures of Merit to Compact Model Parameters

Abstract
Circuit simulations are an important step in the verification process of integrated circuits during design projects. They employ compact models that describe the behavior of integrated transistors depending on technology details, geometry, bias conditions (voltages), etc. The parametrization of these models is a complex task and requires expert knowledge. Microscopic wear-out mechanisms cause the behavior of integrated transistors to change over time. By applying over-stress conditions to test transistors, these changes in the behavior can be observed in lab experiments, and they are typically described in terms of wafer level reliability models.
Aging simulations investigate the effect of shifts in the transistor behavior on the performance of an integrated circuit in its operating life. To this end, degradation models have to be established to transfer the observed changes in the transistor behavior into shifts of compact model parameters.
In this paper, we present an interpolation approach to perform this task based on wafer level reliability models for the changes in the device behavior, as well as further aspects of mapping the observed behavior onto compact model parameters.
Author(s)
Hahne, Lukas
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Wagner, Jakob
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Velarde Gonzalez, Fabio Alberto  
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Giering, Kay-Uwe  
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Lange, André  orcid-logo
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Journal
IFAC-PapersOnLine  
Project(s)
radAR für AutonoMes fahren - eInsetzbar von jeDermann
Funder
Europäische Union  
Conference
Vienna International Conference on Mathematical Modelling 2022  
Open Access
DOI
10.1016/j.ifacol.2022.09.063
Additional full text version
Landing Page
Language
English
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Keyword(s)
  • nano

  • micro-technologies

  • modeling

  • simulation

  • analysis of reliability

  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024