• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. ReliaVision: In-circuit transistor reliability investigation using XML-based technology reliability information in PDKs
 
  • Details
  • Full
Options
2021
Conference Paper
Title

ReliaVision: In-circuit transistor reliability investigation using XML-based technology reliability information in PDKs

Abstract
To verify the reliability of integrated circuits before manufacturing and testing, aging simulations can assess the impact of transistor degradation mechanisms on circuit performance. Although available in design environments, they still appear uncommon in circuit design projects. One major problem, from our experience, is the simulation effort that aggravates the problem of mastering verification. We present ReliaVision, an approach to overcome this issue by enabling an in-circuit investigation of transistor reliability based on transient stress simulations of mission profiles and demonstrate it based on an example. We particularly address the task of providing transistor reliability information in process design kits in a machine readable form by using XML syntax.
Author(s)
Hahne, L.
Velarde, G.F.A.
Lange, André  orcid-logo
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Sohrmann, C.
Wetzel, D.
Crocoll, S.
Mainwork
IEEE International Integrated Reliability Workshop, IIRW 2021  
Project(s)
iRel40  
iRel40
Funder
European Commission EC  
Bundesministerium für Bildung und Forschung BMBF (Deutschland)
Conference
International Integrated Reliability Workshop (IIRW) 2021  
Open Access
DOI
10.1109/IIRW53245.2021.9635606
File(s)
N-645740.pdf (505.18 KB)
Rights
Under Copyright
Language
English
Fraunhofer-Institut für Integrierte Schaltungen IIS  
  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024