• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. Design Considerations for Robust Manufacturing and High Yield of 1.2 kV 4H-SiC VDMOS Transistors
 
  • Details
  • Full
Options
2019
Conference Paper
Title

Design Considerations for Robust Manufacturing and High Yield of 1.2 kV 4H-SiC VDMOS Transistors

Abstract
Production yield is a major factor for semiconductor device manufacturing. To produce high performance devices cost efficiently, it is important to know the process windows of the implemented production technology. This can influence the yield in different ways. One of the critical steps is the photolithography. In this work the impact of misalignment within the technological limits is analyzed and discussed. 4H-SiC VDMOS Transistors were produced and the electrical characteristics were compared with the overlay accuracy of the devices. Small change in channel length can lead to large impact on the electrical characteristic. Especially when the channel length reaches values near to the critical length for short channel effects (SCEs), small overlay inaccuracies influence the electrical characteristic of the devices in an increasing manner. Different cell designs were analyzed regarding their robustness to misalignment.
Author(s)
Schlichting, H.  
Fraunhofer-Institut für Integrierte Systeme und Bauelementetechnologie IISB  
Sledziewski, T.
Fraunhofer-Institut für Integrierte Systeme und Bauelementetechnologie IISB  
Bauer, A.J.
Fraunhofer-Institut für Integrierte Systeme und Bauelementetechnologie IISB  
Erlbacher, T.  
Fraunhofer-Institut für Integrierte Systeme und Bauelementetechnologie IISB  
Mainwork
Silicon Carbide and Related Materials 2018  
Conference
European Conference on Silicon Carbide and Related Materials (ECSCRM) 2018  
DOI
10.4028/www.scientific.net/MSF.963.763
Language
English
Fraunhofer-Institut für Integrierte Systeme und Bauelementetechnologie IISB  
Keyword(s)
  • VDMOS Transistor

  • yield

  • SCE

  • Channel Length

  • misalignment

  • overlay accuracy

  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024