• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. Stress reduction in high voltage MIS capacitor fabrication
 
  • Details
  • Full
Options
2017
Conference Paper
Title

Stress reduction in high voltage MIS capacitor fabrication

Abstract
Metal-insulator-semiconductor capacitors used as a RC snubber attenuate voltage overshoots which may occur during switching phases. These devices feature good temperature stability up to 200°C and can be integrated very close to power switches on the same transfer substrate. As the capacitors need to withstand high voltages in most applications, thick dielectric layers have to be used, causing significant amount of wafer bow during processing. A dielectric stress compensation structure on the back side of the wafers is therefore introduced and shown to reduce the resulting wafer bow by up to 50%. Planar MIS capacitors using a 1 mm thick dielectric layer stack achieve dielectric breakdown voltages of up to 1000 V along with capacitance densities of 5.4 nF/cm2. In comparison, devices with a dielectric layer thickness of 250 nm exhibit a capacitance density of 13.6 nF/cm2 and a resulting dielectric breakdown voltage of 250 V.
Author(s)
Banzhaf, S.
Kenntner, J.
Grieb, M.
Schwaiger, S.
Erlbacher, T.  
Bauer, A.J.
Frey, L.
Frey, L.
Mainwork
19th International Symposium on Power Electronics, Ee 2017  
Conference
International Symposium on Power Electronics (Ee) 2017  
DOI
10.1109/PEE.2017.8171664
Language
English
Fraunhofer-Institut für Integrierte Systeme und Bauelementetechnologie IISB  
  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024