• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. High speed interfaces for chip communication on interposer based integration
 
  • Details
  • Full
Options
2017
Presentation
Title

High speed interfaces for chip communication on interposer based integration

Title Supplement
Presentation held at 21st European Microelectronics and Packaging Conference & Exhibition, EMPC 2017, Warsaw, Poland, September 10th to 13th, 2017
Abstract
Interposer can offer higher number of interconnect and overall larger bandwidth per unit area and watts as compared to PCB based systems. One of the most commonly discussed high speed interfaces are the memory to processor interfaces which run at high clock rates and transfer data without error. There are a number of constraints to designing these memory systems in PCBs especially the correctly matched on die terminations which not only costs silicon area on the memory die but also costs a lot of power. In this work, it will be shown that silicon interposer based interfaces can support the high speed memory interfaces and can meet the electrical specifications of such interfaces while saving a lot of area DDR3 memory interface is used as the test case to prove this statement.
Author(s)
Chaudhary, Muhammad Waqas
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Heinig, Andy  
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Project(s)
MARS
Funder
European Commission EC  
Conference
European Microelectronics and Packaging Conference & Exhibition (EMPC) 2017  
Request publication:
bibliothek@eas.iis.fraunhofer.de
Language
English
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Keyword(s)
  • DDR3

  • interposer

  • memory interface

  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024