• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. Soft error tolerance using Horizontal-Vertical-Double-Bit diagonal parity method
 
  • Details
  • Full
Options
2015
Conference Paper
Title

Soft error tolerance using Horizontal-Vertical-Double-Bit diagonal parity method

Abstract
The likelihood of soft errors increase with system complexity, reduction in operational voltages, exponential growth in transistors per chip, increases in clock frequencies and device shrinking. As the memory bit-cell area is condensed, single event upset that would have formerly despoiled only a single bit-cell are now proficient of upsetting multiple contiguous memory bit-cells per particle strike. While these error types are beyond the error handling capabilities of the frequently used error correction codes (ECCs) for single bit, the overhead associated with moving to more sophisticated codes for multi-bit errors is considered to be too costly. To address this issue, this paper presents a new approach to detect and correct multi-bit soft error by using Horizontal-Vertical-Double-Bit-Diagonal (HVDD) parity bits with a comparatively low overhead.
Author(s)
Rahman, M.S.
Sadi, M.S.
Ahammed, S.
Jürjens, J.
Mainwork
International Conference on Electrical Engineering and Information Communication Technology, ICEEICT 2015. Vol.1  
Conference
International Conference on Electrical Engineering and Information Communication Technology (ICEEICT) 2015  
DOI
10.1109/ICEEICT.2015.7307411
Language
English
Fraunhofer-Institut für Software- und Systemtechnik ISST  
  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024