• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. Investigation of trenched and high temperature annealed 4H-SiC
 
  • Details
  • Full
Options
2014
Conference Paper
Title

Investigation of trenched and high temperature annealed 4H-SiC

Abstract
This study focuses on the effects of a high temperature anneal after dry etching of trenches (post-trench anneal, PTA) on 4H-silicon carbide (4H-SiC). We aim at the optimum 4H-SiC post-trench treatment with respect to the fabrication and the operation of a trenched gate metal oxide semiconductor field effect transistor (Trench-MOSFET). PTA significantly reduces microtrenches, also called sub-trenches [1], in the corners of the bottom of the trench. This is highly beneficial in case the etched trench sidewall is used as the channel of a Trench-MOSFET. However, PTA is also shown to cause a slight enlargement of the trench width along with a considerable increase of the substrate surface roughness. In addition, X-ray photoelectron spectroscopy (XPS) depth profiles indicate an increased carbon atom concentration at the 4H-SiC surface after the high temperature PTA. The non-stoichiometric surface composition affects the quasi-static capacitance-voltage (QSCV) behavior of MOS structures using a deposited gate oxide (GOX). We assume that a sacrificial oxidation directly after the PTA could restore a stoichiometric 4H-SiC surface.
Author(s)
Banzhaf, C.T.
Grieb, M.
Trautmann, A.
Bauer, A.J.
Frey, L.
Mainwork
Silicon carbide and related materials 2013. Vol.2  
Conference
International Conference on Silicon Carbide and Related Materials (ICSCRM) 2013  
DOI
10.4028/www.scientific.net/MSF.778-780.742
Language
English
Fraunhofer-Institut für Integrierte Systeme und Bauelementetechnologie IISB  
  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024