• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. Developing digital test sequences for through-silicon vias within 3D structures
 
  • Details
  • Full
Options
2010
Conference Paper
Title

Developing digital test sequences for through-silicon vias within 3D structures

Abstract
Through-silicon vias (TSVs) present new, essential elements within 3D stacked Integrated Circuits (IC). Since they connect different layers of 3D stacks, their proper operation is an essential prerequisite for the system function. In this paper a procedure for deriving local digital test sequences for TSVs is presented. The behavior of TSVs including their typical surrounding circuitry is investigated under the impact of assumed faults using fault simulation. Since a purely digital consideration of faulty behavior of TSVs is not sufficient, the TSVs have to be modeled and analyzed at electrical level. The TSVs are embedded by inverters used as drivers at the inputs and buffers at the outputs. All mentioned elements are described at electrical level by spice-like netlists. By an analogue fault simulation tool faults are injected into this electric network model. The simulations of the so modified networks were running in parallel on a compute cluster including the evaluations of the fault effects. The fault simulations are carried out automatically. The test signals needed for fault detection are concatenated to form a digital TSV test sequence.
Author(s)
Gulbins, M.
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Hopsch, F.
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Schneider, P.
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Straube, B.
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Vermeiren, W.
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Mainwork
2nd IEEE International 3D System Integration Conference, 3DIC 2010  
Conference
International 3D System Integration Conference (3DIC) 2010  
Open Access
DOI
10.1109/3DIC.2010.5751442
File(s)
001.pdf (98.78 KB)
Rights
Under Copyright
Language
English
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Keyword(s)
  • 3D IC testing

  • TSV test

  • test sequences for TSVs

  • defect-oriented testing

  • electrical level fault simulations

  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024