• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. Alternative source/drain contact-pad architectures for contact resistance improvement in decanano-scaled CMOS devices
 
  • Details
  • Full
Options
2008
Conference Paper
Title

Alternative source/drain contact-pad architectures for contact resistance improvement in decanano-scaled CMOS devices

Other Title
Alternative Source/Drain Kontaktpadarchitekturen für die Verbessrung der Kontaktwiderstände in decananoskalierten CMOS Bauelementen
Abstract
A method for decreasing the parasitic source and drain contact resistances in decanano-scaled CMOS devices is presented in this work. The improvement of the electrical performance of the CMOS devices has been achieved by increasing the active contact area, without increasing the complete layout area consumption of the device, for lowering the parasitic source/drain contact resistances. Numerical simulations have been performed for investigating the influences of the new contact pad architectures on the electrical device behavior.
Author(s)
Kampen, C.
Burenkov, A.  
Lorenz, J.  
Ryssel, H.
Mainwork
9th International Conference on Ultimate Integration of Silicon, ULIS 2008  
Conference
International Conference on Ultimate Integration of Silicon (ULIS) 2008  
DOI
10.1109/ULIS.2008.4527168
Language
English
Fraunhofer-Institut für Integrierte Systeme und Bauelementetechnologie IISB  
Keyword(s)
  • Kontaktwiderstand

  • CMOS

  • MOSFET

  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024