• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. Algorithm for the Automatic Verification of Complex Mixed-Signal ICs regarding ESD-Stress
 
  • Details
  • Full
Options
2005
Conference Paper
Title

Algorithm for the Automatic Verification of Complex Mixed-Signal ICs regarding ESD-Stress

Other Title
Algorithmus zur automatischen Verifikation komplexer Mixed-Signal ICs gegenüber ESD-Belastungen
Abstract
In this publication, an algorithm is described which automates the verification of a com¬p¬lex integrated circuit (IC) with regard to the behavior under transient high voltage impulses (e.g. ESD). Here, the complexity of the whole circuit diagram is being reduced in a first step in order to carry out a transient simulation with high current simulation models time-efficiently in a second step. The nowadays usual manual extraction of the relevant circuit parts for such a transient analysis is then automated and therefore, the error susceptibility of this process is minimized as well. The algorithm is embedded in a commercial design frame¬work for IC-design and uses the data structures already existing.
Author(s)
Morgenstern, H.
Groos, G.
Köhne, H.
Reichl, H.
Mainwork
2005 PhD research in microelectronics and electronics. PRIME, proceedings of the conference. Vol.2  
Conference
Conference PhD Research in Microelectronics and Electronics (PRIME) 2005  
DOI
10.1109/RME.2005.1543042
Language
German
Fraunhofer-Institut für Zuverlässigkeit und Mikrointegration IZM  
  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024