• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Artikel
  4. Process variability for devices at and beyond the 7 nm node
 
  • Details
  • Full
Options
2018
Journal Article
Title

Process variability for devices at and beyond the 7 nm node

Abstract
Advanced CMOS devices are increasingly affected by various kinds of process variations. Whereas the impact of statistical process variations such as Random Dopant Fluctuations has for several years been discussed in numerous publications, the effect of systematic process variations which result from non-idealities of the equipment used or from various layout issues has got much less attention. Therefore, in the first part of this paper, an overview of the sources of process variability is given. In order to assess and minimize the impact of variations on device and circuit performance, relevant systematic and statistical variations must be simulated in parallel, from equipment through process to device and circuit level. Correlations must be traced from their source to the final result. In this paper the approach implemented in the cooperative European project SUPERAID7 to reach these goals is presented.
Author(s)
Lorenz, Juergen  
Fraunhofer-Institut für Integrierte Systeme und Bauelementetechnologie IISB  
Asenov, Asen
School of Engineering, University of Glasgow, Glasgow, United Kingdom
Baer, Eberhard  orcid-logo
Fraunhofer-Institut für Integrierte Systeme und Bauelementetechnologie IISB  
Barraud, Sylvain
CEA, LETI, MINATEC, Grenoble, France
Kluepfel, Fabian
Fraunhofer-Institut für Integrierte Systeme und Bauelementetechnologie IISB  
Millar, Campbell
Synopsys Northern Europe Ltd, Glasgow, United Kingdom
Nedjalkov, Mihail
Institute for Microlectronics, TU Vienna, Vienna, Austria
Journal
ECS journal of solid state science and technology : jss  
Project(s)
SUPERAID7  
Funder
European Commission EC  
Open Access
DOI
10.1149/2.0051811jss
Language
English
Fraunhofer-Institut für Integrierte Systeme und Bauelementetechnologie IISB  
Keyword(s)
  • silicon electron device

  • CMOS transistor

  • compact model

  • process variation

  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024