• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Artikel
  4. Test circuits for fast and reliable assessment of CDM robustness of I/O stages
 
  • Details
  • Full
Options
2005
Journal Article
Title

Test circuits for fast and reliable assessment of CDM robustness of I/O stages

Abstract
CDM hardening during the development of technology, devices, libraries and finally products differs significantly from the process well-established for HBM. This paper introduces a method on the basis of specialized CDM test structures including protection elements and sensitive monitor elements. These test structures mimic typical CDM-sensitive circuits found by physical failure analysis over the years. Manufactured in five different technologies, structures were assembled in both a regular package and a new package emulator. CDM stress tests, very-fast TLP tests, transient interferometric mapping, device simulation, and failure analysis lead to new insights in the complex interdependencies during CDM and underline the need of CDM-specific test structures.
Author(s)
Stadler, W.
Esmark, K.
Reynders, K.
Zubeidat, M.
Graf, M.
Wilkening, W.
Willemen, J.
Qu, N.
Mettler, S.
Etherton, M.
Nuernbergk, D.
Wolf, H.
Gieser, H.
Soppa, W.
Heyn, V. de
Natarajan, M.
Groeseneken, G.
Morena, E.
Stella, R.
Andreini, A.
Litzenberger, M.
Pogany, D.
Gornik, E.
Foss, C.
Konrad, A.
Frank, M.
Journal
Microelectronics reliability  
DOI
10.1016/j.microrel.2004.05.014
Language
English
Fraunhofer-Institut für Zuverlässigkeit und Mikrointegration IZM  
  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024