• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. Fast dynamic and partial reconfiguration data path with low hardware overhead on Xilinx FPGAs
 
  • Details
  • Full
Options
2010
Conference Paper
Title

Fast dynamic and partial reconfiguration data path with low hardware overhead on Xilinx FPGAs

Abstract
Dynamic and partial reconfiguration of Xilinx FPGAs is a well known technique in runtime adaptive system design. With this technique, parts of a configuration can be substituted while other parts stay operative without any disturbance. The advantage is the fact, that the spatial and temporal partitioning can be exploited with the goal to increase performance and to reduce power consumption due to the re-use of chip area. This paper shows a novel methodology for the inclusion of the configuration access port into the data path of a processor core in order to adapt the internal architecture and to re-use this access port as data- sink and source. It is obvious that the chip area, which is utilized by the hardware drivers for the internal configuration access port (ICAP), has to be as small as possible in comparison to the application functionality. Therefore, a hardware design with a small footprint, but with an adequate performance in terms of data throughput, is necessary. This paper presents a fast data path for dynamic and partial reconfiguration data with the advantage of a small footprint on the hardware resources.
Author(s)
Hübner, M.
Göhringer, D.
Noguera, J.
Becker, J.
Mainwork
IEEE International Symposium on Parallel & Distributed Processing Workshops and Phd Forum, IPDPSW 2010. Vol.1  
Conference
International Parallel and Distributed Processing Symposium (IPDPS) 2010  
Reconfigurable Architectures Workshop (RAW) 2010  
Open Access
File(s)
Download (400.8 KB)
Rights
Use according to copyright law
DOI
10.1109/IPDPSW.2010.5470736
10.24406/publica-r-366514
Additional link
Full text
Language
English
Fraunhofer-Institut für Optronik, Systemtechnik und Bildauswertung IOSB  
Keyword(s)
  • Dynamic and partial processor reconfiguration

  • FPGA

  • internal configuration access port (ICAP)

  • processor adaptation

  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024