• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. Evaluation of VHDL-AMS models of a high performance ADC
 
  • Details
  • Full
Options
2007
Conference Paper
Title

Evaluation of VHDL-AMS models of a high performance ADC

Abstract
High performance analog to digital converters are a key element for the development of high resolution image sensors. Engineers are continuously developing faster, more resolution, and less power dissipation converters suitable to be used in high resolution television cameras or portable image processing devices. Design of such circuits is a challenging task which requires a combination of the most advanced digital techniques and the analog expertise knowledge. However, in such circuits the analog part represents only a small portion of the total die, but it is a bottleneck which dominates the total design time. To reduce the simulation time it becomes necessary the use of high level models with a good trade off between accuracy and simulation speed. In this paper performance of two different VHDL-AMS high level models of a pipeline ADC are compared. Both approaches are evaluated versus a SPICE model of the real pipeline ADC. ©2007 IEEE.
Author(s)
Domenech-Asensi, G.
Ruiz-Merino, R.
Diaz-Madrid, J.-A.
Neubauer, H.
Mainwork
IEEE International Symposium on Industrial Electronics, ISIE 2007  
Conference
International Symposium on Industrial Electronics (ISIE) Vigo  
DOI
10.1109/ISIE.2007.4374810
Language
English
Fraunhofer-Institut für Integrierte Schaltungen IIS  
  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024