• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. SiC MOSFET with a Self-Aligned Channel Defined by Shallow Source-JFET Implantation: A Simulation Study
 
  • Details
  • Full
Options
2020
Conference Paper
Title

SiC MOSFET with a Self-Aligned Channel Defined by Shallow Source-JFET Implantation: A Simulation Study

Abstract
A new concept for SiC MOSFET with a self-aligned channel is presented. The channel is defined by shallow source-JFET implantation into a counter-doped layer. This concept is verified by TCAD device simulations. It is shown that the method is applicable to fabrication of functional devices. The most critical parameter of the process is misalignment between channel and p-shield. Almost no change of electrical current in forward conduction state and the leakage current and electric field in the gate oxide in blocking state is observed for the misalignments below 400 nm.
Author(s)
Sledziewski, T.
Fraunhofer-Institut für Integrierte Systeme und Bauelementetechnologie IISB  
Erlbacher, T.  
Fraunhofer-Institut für Integrierte Systeme und Bauelementetechnologie IISB  
Mainwork
Silicon carbide and related materials 2019. ICSCRM 2019  
Conference
International Conference on Silicon Carbide and Related Materials (ICSCRM) 2019  
DOI
10.4028/www.scientific.net/MSF.1004.850
Language
English
Fraunhofer-Institut für Integrierte Systeme und Bauelementetechnologie IISB  
Keyword(s)
  • MOSFET

  • self-alignment

  • TCAD simulation

  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024