• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. Experimental multi-FPGA GNSS receiver platform
 
  • Details
  • Full
Options
2014
Conference Paper
Title

Experimental multi-FPGA GNSS receiver platform

Abstract
This paper describes the system architecture and implementation results of a robust and flexible dual-frequency 2×2 array processing GNSS receiver platform. A digital front-end FPGA pre-processes the incoming raw ADC data and implements interference mitigation methods in time and frequency domain. An optional second FPGA card can be used to realize more sophisticated and computational complex interference mitigation techniques. Finally, the data stream is processed on a baseband FPGA platform with spatial array processing techniques using a software assisted hardware GNSS receiver approach. The interconnection of the FPGAs is realized using gigabit transceivers handling a constant raw data rate of 16.8 Gbit/s.
Author(s)
Garzia, F.
Rügamer, A.
Koch, R.
Neumaier, P.
Serezhkina, E.
Overbeck, M.
Rohmer, G.
Mainwork
24th International Conference on Field Programmable Logic and Applications, FPL 2014  
Conference
International Conference on Field Programmable Logic and Applications (FPL) 2014  
DOI
10.1109/FPL.2014.6927399
Language
English
Fraunhofer-Institut für Integrierte Schaltungen IIS  
  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024