• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. Semi-formal verification of the steady state behavior of mixed-signal circuits by SAT-based property checking
 
  • Details
  • Full
Options
2008
Conference Paper
Title

Semi-formal verification of the steady state behavior of mixed-signal circuits by SAT-based property checking

Abstract
In this article, a verification methodology for mixed-signal Circuits is presented that can easily be integrated into industrial design flows. The proposed verification methodology is based on formal verification methods. A VHDL behavioral description of a mixed-signal circuit is transformed into a discrete model and then verified using well-established tools from formal digital verification. Using the presented methodology, a much higher coverage of the functionality of a mixed-signal circuit can be achieved than with simulation based verification methods. The approach has already been successfully applied to industrial mixed-signal circuits.
Author(s)
Schönherr, J.
Freibothe, M.
Straube, B.
Bormann, J.
Mainwork
International Symposium on Leveraging Applications of Formal Methods, ISoLA 2004. Revised selected papers  
Conference
International Symposium on Leveraging Applications of Formal Methods (ISoLA) 2004  
DOI
10.1016/j.tcs.2008.03.032
Language
English
Fraunhofer-Institut für Integrierte Schaltungen IIS  
  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024