• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. 7.5 Gb/s monolithically integrated clock recovery using PLL and 0.3 mym gate length quantum well HEMTs
 
  • Details
  • Full
Options
1993
Conference Paper
Title

7.5 Gb/s monolithically integrated clock recovery using PLL and 0.3 mym gate length quantum well HEMTs

Other Title
7.5 Gb/s monolithisch integrierte Schaltung zur Taktrückgewinnung mit der PLL-Technik und Quantum-Well-HEMTs der Gatelänge von 0.3 mym
Abstract
A monolithically integrated clock recovery (CR) circuit making use of the phase-locked loop (PLL) circuit technique and enhancement/depletion AlGaAs/GaAs quantum well high electron mobility transistors (QW-HEMTs) with gate lengths of 0.3 mym has been realized. A novel preprocessing circuit was used. In the PLL a fully-balanced varactorless VCO has been introduced. The VCO has a centre oscillating frequency of about 7.5 GHz and a tuning range greater than 500 MHz. A satisfactory clock signal has been obtained at the bit rate of about 7.5 Gb/s. The power consumption is less than 200 mW at the supply voltage of -5 V.
Author(s)
Wang, Z.-G.
Berroth, M.
Nowotny, U.
Hofmann, P.
Hülsmann, A.
Köhler, Klaus  
Fraunhofer-Institut für Angewandte Festkörperphysik IAF  
Raynor, B.
Schneider, J.
Mainwork
ESSCIRC '93. 19th European Solid State Circuits Conference. Proceedings  
Conference
European Solid State Circuits Conference (ESSCIRC) 1993  
Language
English
Fraunhofer-Institut für Angewandte Festkörperphysik IAF  
Keyword(s)
  • clock recovery

  • optical data transmission

  • optische Datentransmission

  • signal processing

  • Signalverarbeitung

  • Taktrückgewinnung

  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024