• English
  • Deutsch
  • Log In
    Password Login
    or
  • Research Outputs
  • Projects
  • Researchers
  • Institutes
  • Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. Power reduction of a 12-bit 40-MS/s pipeline ADC exploiting partial amplifier sharing
 
  • Details
  • Full
Options
2009
Conference Paper
Titel

Power reduction of a 12-bit 40-MS/s pipeline ADC exploiting partial amplifier sharing

Abstract
High performance analog-to-digital converters (ADC) are essential elements for the development of high performance image sensors. These circuits need a big number of ADCs to reach the required resolution at a specified speed. Moreover, nowadays power dissipation has become a key performance to be considered in analog designs, specially in those developed for portable devices. Design of such circuits is a challenging task which requires a combination of the most advanced digital circuit, the analog expertise knowledge and an iterative design. Amplifier sharing has been a commonly used technique to reduce power dissipation in pipelined ADCs. In this paper we present a partial amplifier sharing topology of a 12 bit pipeline ADC, developed in 0.35µm CMOS process. Its performance is compared with a conventional amplifier scaling topology and with a fully amplifier sharing one.
Author(s)
Diaz-Madrid, J.-A.
Neubauer, H.
Hauer, J.
Domenech-Asensi, G.
University of Cartagena
Ruiz-Merino, R.
Technical University of Cartagena
Hauptwerk
Design, Automation and Test in Europe, DATE 2009. Proceedings. CD-ROM
Konferenz
Design, Automation and Test in Europe Conference (DATE) 2009
Thumbnail Image
Language
English
google-scholar
Fraunhofer-Institut für Integrierte Schaltungen IIS
  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Send Feedback
© 2022