• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. Implementation of an asynchronous bundled-data router for a GALS NoC in the context of a VSoC
 
  • Details
  • Full
Options
2017
Conference Paper
Title

Implementation of an asynchronous bundled-data router for a GALS NoC in the context of a VSoC

Abstract
Designs of asynchronous networks-on-chip are of growing interest because a complete asynchronous implementation can solve the synchronization problems of large networks. However, asynchronous circuits suffer from the lack of proper design flows because their functionality often relies on timing constraints, which are not extensively supported by common CAD synthesis tools. This paper proposes the design and implementation of an asynchronous router architecture suitable for a network-on-chip in the context of a Vision-System-on-Chip. The developed design flow for the synthesis of asynchronous bundled-data pipelines is based on common synthesis tools and, therefore, enables high compatibility with synchronous designs and a low barrier to entry.
Author(s)
Russell, Patrick
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Döge, Jens  
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Hoppe, Christoph  
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Preußer, Thomas B.
TU Dresden, Fakultät Informatik
Reichel, Peter  
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Schneider, Peter  
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Mainwork
20th IEEE International Symposium on Design and Diagnostics of Electronic Circuits and Systems, DDECS 2017. Proceedings  
Project(s)
cSoC3D
Funder
Bundesministerium für Bildung und Forschung BMBF (Deutschland)  
Conference
International Symposium on Design and Diagnostics of Electronic Circuits and Systems (DDECS) 2017  
Open Access
File(s)
Download (1.06 MB)
Rights
Use according to copyright law
DOI
10.1109/DDECS.2017.7934579
10.24406/publica-r-396432
Additional link
Full text
Language
English
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Keyword(s)
  • Network-on-Chip

  • low latency

  • GALS

  • asynchronous circuits

  • vision-system-on-chip

  • CAD

  • synthesis

  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024