• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Abschlussarbeit
  4. InP DHBT-based clock and data recovery circuits for ultra-high-speed optical data links
 
  • Details
  • Full
Options
2006
Doctoral Thesis
Title

InP DHBT-based clock and data recovery circuits for ultra-high-speed optical data links

Abstract
In this work, up to 80 Gbit/s monolithically integrated clock and data recovery (CDR) circuits with 1:2 demultiplexer are developed. The integrated circuits are manufactured using an InP double heterojunction bipolar transistor (DHBT) technology, featuring cut-off frequency values of more than 250 GHz. The outstanding and (to some extent) record achievements throughout the work make an essential contribution to the development of future optical telecommunication networks operating at 80 Gbit/s.
Thesis Note
Zugl.: Karlsruhe, Univ., Diss., 2006
Author(s)
Makon, R.E.
Fraunhofer-Institut für Angewandte Festkörperphysik IAF  
Publisher
Universitätsverlag Karlsruhe  
Publishing Place
Karlsruhe
DOI
10.5445/KSP/1000004568
Language
English
Fraunhofer-Institut für Angewandte Festkörperphysik IAF  
  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024