• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. An FPGA based approach for the enhancement of COTS switch ASICs with real-time Ethernet functions
 
  • Details
  • Full
Options
2012
Conference Paper
Title

An FPGA based approach for the enhancement of COTS switch ASICs with real-time Ethernet functions

Abstract
This paper presents an approach for the enhancement of standard switch ASICs with real-time Ethernet functions. Whereas a standard switch ASIC provides sophisticated mechanisms for switching of non real-time frames, an attached FPGA implements cut-through switching of real-time frames. The proposed FPGA architecture supports configuration of port numbers, bandwidth reservation for real-time frames and utilizes flow-control mechanisms of the ASIC in order to keep frame buffer sizes low. Mapping exemplary RTE extensions of PROFINET IRT onto a Xilinx Spartan 6 FPGA demonstrates the capability of providing band-width reservation and cut-throughforwarding of real-time frames. Therefore, the approach benefits from the innovations made by the switch manufacturers, whereas only a small amount of functions has to be mapped onto an FPGA.
Author(s)
Flatt, Holger  
Schriegel, Sebastian  
Jasperneite, Jürgen  
Schewe, F.
Mainwork
17th IEEE International Conference on Emerging Technologies and Factory Automation, ETFA 2012. Proceedings. Vol.1  
Conference
International Conference on Emerging Technologies and Factory Automation (ETFA) 2012  
DOI
10.1109/ETFA.2012.6489776
Language
English
Fraunhofer-Institut für Optronik, Systemtechnik und Bildauswertung IOSB  
  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024