• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. A prototype of an AAL for high bit rate real-time data transmission system over ATM networks using a RSE CODEC
 
  • Details
  • Full
Options
2000
Conference Paper
Title

A prototype of an AAL for high bit rate real-time data transmission system over ATM networks using a RSE CODEC

Abstract
This work introduces a prototype of an ATM Adaptation Layer (AAL) with forward error correction (FEC) to serve the problems raised by high and variable bit rate real-time data transmission systems (for example studio/video applications) over ATM networks. To match the high bandwidth requirements at real-time and to minimize the implementation resources an encapsulated coding system is introduced. The coding system comprises a Reed Solomon Erasure (RSE) code, an interleaver and a CRC on cell level. The RSE is only capable of correcting cell-losses. Hence bit-errors are detected by the CRC and referenced as cell-losses. In using the RSE the benefits of ATM are exploited to improve FEC and the overall processing time becomes significantly small against conventional solutions. The prototype is implemented in Alteras FLEX10KE series FPGAs and the syntheses results are depicted.
Author(s)
Eilers, D.
Fraunhofer-Institut für Eingebettete Systeme und Kommunikationstechnik ESK  
Voglgsang, A.
Plankl, A.
Körner, G.
Steckenbiller, H.
Knorr, R.
Mainwork
11th International Workshop on Rapid System Prototyping  
Conference
International Workshop on Rapid System Prototyping 2000  
Open Access
File(s)
Download (83.8 KB)
DOI
10.1109/IWRSP.2000.855206
10.24406/publica-r-334672
Additional link
Full text
Language
English
ESK  
  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024