• English
  • Deutsch
  • Log In
    Password Login
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. VHDL-AMS model of a 40M/S 12 bits pipeline ADC
 
  • Details
  • Full
Options
2006
Conference Paper
Title

VHDL-AMS model of a 40M/S 12 bits pipeline ADC

Abstract
In this paper we describe the structure and the VHDL-AMS high level model of a 40MSample/S 12 bit pipeline ADC Design of high performance mixed signal circuits, like analog to digital converters require extensive simulations at different levels of analog design hierarchy. As we go deeper in details, down in the analog hierarchy, these simulations become more and more CPU time expensive and so, the verification stage previous to manufacturing of a typical ADC design cycle requires enormous amounts of time. The use of high level models in the design of complex mixed signal circuits allows the exploration of different solutions with high enough accuracy and fast simulations. Performance of the model developed in this paper is compared with postlayout extraction simulations of the ADC Utility of VHDL-AMS behavioural model is demonstrated with the calculation of ADC performance subject to some design parameters variation.
Author(s)
Diaz-Madrid, J.A.
Domenech-Asensi, G.
Lopez-Alcantud, J.A.
Neubauer, H.
Mainwork
International Conference Mixed Design of Integrated Circuits and Systems, MIXDES 2006. Proceedings  
Conference
International Conference Mixed Design of Integrated Circuits and Systems (MIXDES) 2006  
Language
English
Fraunhofer-Institut für Integrierte Schaltungen IIS  
  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024