Müller, FranzFranzMüllerDe, SouravSouravDeLederer, MaximilianMaximilianLedererHoffmann, RaikRaikHoffmannRevello Olivo, Ricardo OrlandoRicardo OrlandoRevello OlivoKämpfe, ThomasThomasKämpfeSeidel, KonradKonradSeidelAli, TarekTarekAliMulaosmanovic, HalidHalidMulaosmanovicDünkel, StefanStefanDünkelMüller, JohannesJohannesMüllerBeyer, SvenSvenBeyerGerlach, GeraldGeraldGerlach2023-09-122023-09-122023https://publica.fraunhofer.de/handle/publica/45053110.1109/IMW56887.2023.101459402-s2.0-85163325572We report on the multi-level-cell (MLC) operation of AND-connected ferroelectric FET (FeFET) arrays and their suitability for Compute-in-Memory (CiM) applications. The switching behavior and device variation of FeFETs in a passive AND array test-structure configuration is investigated. From this, we derive suitable write schemes and inhibit schemes capable of protecting any FeFET state. This enables the MLC operation of the AND arrays, yielding a performance suitable for CiM applications. We investigate the impact of the obtained bit-error-rate (BER) of 4% in inference-only operation, which shows only a 1% degradation from the floating-point (FP) accuracy for CIFAR-10 datasets with LeNET.enarrayFeFETferroelectricmemorymultilevelneural networkMulti-Level Operation of Ferroelectric FET Memory Arrays for Compute-In-Memory Applicationsconference paper