Lohse, S.S.LohseWolff, M.M.WolffWollanke, A.A.WollankeQuednau, S.S.Quednau2022-03-132022-03-132017https://publica.fraunhofer.de/handle/publica/40091810.1109/NORDPAC.2017.7993154Today's packaging is facing intensified challenges as modern electronic devices seek to combine a larger number number of functions in a tight space in various environments. This results in chip designs determined by more complex circuitries and the use of fine pitch and micro bumps, as well as challenging interconnection properties. Selecting the best suitable interconnection technology is important. This paper gives an overview of advanced connection methods, like vacuum soldering, metal to metal diffusion bonding as well as nanowire bonding, predominantly used for flip chip packaging. During different trials, various dies characterized by high bump count (more than 1 million), fine pitch (down to 15 mm) and small bump diameter (down to 4 mm) were placed on a substrate using a semi-automated flip chip bonder. This whitepaper describes test procedures for these integration technologies and provides information on utilized process parameters and results.en621Advanced packaging for future demandsconference paper