Options
1996
Conference Paper
Titel
High-speed parallel hard and soft-decision Golay decoder. Algorithm and VLSI-architecture
Abstract
An efficient algorithm and the VLSI-architecture for fast soft-decision permutation decoding of the extended Golay code are presented. The new decoding technique consists of an optimized permutation decoding with look-ahead error-correction and a modified parity-check soft-decision decoding with reduced test patterns based on the Chase's algorithm-2. The simulation results for the Gaussian fading channel were found to be only slightly inferior to Chase's algorithm-2 although performing only four test patterns. Parallel VLSI-architecture is also proposed, which will allow for data rates reaching in the hundreds of Mbit/s.