• English
  • Deutsch
  • Log In
    Password Login
    Have you forgotten your password?
    Research Outputs
    Fundings & Projects
    Researchers
    Institutes
    Statistics
Repository logo
Fraunhofer-Gesellschaft
  1. Home
  2. Fraunhofer-Gesellschaft
  3. Konferenzschrift
  4. Ultra-low-power SAR ADC in 22 nm FD-SOI technology using body-biasing
 
  • Details
  • Full
Options
2018
Conference Paper
Title

Ultra-low-power SAR ADC in 22 nm FD-SOI technology using body-biasing

Abstract
Today's sensor applications show a rising demand on miniaturized autonomous sensors nodes with extreme requirements on power dissipation. One core functionality of these sensor nodes is the conversion of analog sensor signals to digital data for post processing and data communication. In this work a 11 bit Successive Approximation Register (SAR) ADC with minimized power dissipation is developed for a modern 22 nm FDSOI technology. The design takes advantage of analog body biasing feature of FDSOI technology. It achieves a power dissipation of 5 µW at a sampling rate of 100 kS/s with an INL of ± 2.8 LSB without calibration. The ADC design is flexible and easy to migrate among technology nodes due to the use of generator-based Intelligent IP technology.
Author(s)
Jotschke, Marcel  
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Rao, Sunil Satish
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Prautsch, Benjamin  orcid-logo
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Reich, Torsten  
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Mainwork
ANALOG 2018. MEET YOUR CAD GUY/ MEET YOUR DESIGNER  
Project(s)
PRIME
Funder
Bundesministerium für Bildung und Forschung BMBF (Deutschland)  
Conference
Fachtagung "Analog" 2018  
DOI
10.24406/publica-fhg-401727
File(s)
N-512729.pdf (2.26 MB)
Rights
Under Copyright
Language
English
Fraunhofer-Institut für Integrierte Schaltungen IIS  
Keyword(s)
  • IntelligentIP

  • Cookie settings
  • Imprint
  • Privacy policy
  • Api
  • Contact
© 2024