Hier finden Sie wissenschaftliche Publikationen aus den Fraunhofer-Instituten.

Failure analysis strategies for multistacked memory devices with TSV interconnects

: Altmann, F.; Grosse, C.; Naumann, F.; Beyersdorfer, J.; Veches, T.

ASM International; ASM International, Electronic Device Failure Analysis Society:
41st International Symposium for Testing and Failure Analysis 2015. Conference proceedings : November 1 - 5, 2015, Oregon Convention Center, Portland, Oregon, USA
Materials Park, Ohio: ASM International, 2015
ISBN: 978-1-62708-102-3
ISBN: 1-62708-102-X
ISBN: 978-1-62708-103-0
International Symposium for Testing and Failure Analysis (ISTFA) <41, 2015, Portland/Or.>
Conference Paper
Fraunhofer IWM ( IMWS) ()

In this paper we will demonstrate new approaches for failure analysis of memory devices with multiple stacked dies and TSV interconnects. Therefore, TSV specific failure modes are studied on daisy chain test samples. Two analysis flows for defect localization implementing Electron Beam Induced Current (EBAC) imaging and Lock-in-Thermography (LIT) as well as adapted Focused Ion Beam (FIB) preparation and defect characterization by electron microscopy will be discussed. The most challenging failure mode is an electrical short at the TSV sidewall isolation with sub-micrometer dimensions. It is shown that the leakage path to a certain TSV within the stack can firstly be located by applying LIT to a metallographic cross section and secondly pinpointing by FIB/SEM cross-sectioning. In order to evaluate the potential of non-destructive determination of the lateral defect position, as well as the defect depth from only one LIT measurement, 2D thermal simulations of TSV stacks with artificial leakages are performed calculating the phase shift values per die level.